# Lab #A Ch7. Memory Architectures

Team 9

R09922187 鄭又愷 R09922150 洪崗竣 R09922190 王祥任

### **Outline**

- 7.1. Memory-based Shift Register
- 7.2. Memory Organization
- 7.3. Widening the Word Width of Memories
- 7.4. Caching
- Achieving Multi-port memory performance on Single-port memory with coding technique

### **Outline**

- 7.1. Memory-based Shift Register
- 7.2. Memory Organization
- 7.3. Widening the Word Width of Memories
- 7.4. Caching
- Achieving Multi-port memory performance on Single-port memory with coding technique

### 7.1 Memory-based Shift Register

- Classic Shift Register (Naive coding style)
- Circular Shift Register (Optimized one)

### Classic Shift Register

```
static dType regs[N_REGS];
#pragma HLS RESOURCE variable=regs core=RAM_1P_BRAM

SHIFT:
    for (int i = N_REGS - 1; i >= 0; i--) {
        if (i == 0)
            regs[i] = din;
        else
        regs[i] = regs[i - 1];
    }
```

Pragma for using single-port BRAM to synthesis the memory



Timeline from Mentor

 When SHIFT occurs, we have to move all the elements in memory, which needs a lot of memory access. (It's OK for register but not for memory)

## Circular Shift Register

We don't want so much memory access for writing and moving elements.



## Circular Shift Register (cont.)

- Instead of moving elements, using pointer to maintain the index of elements.
- Need more time for reading, but for writing, it needs one cycle only.

```
void operator <<(T data){
                                                           void circular shift reg(dType din, dType dout[N REGS]) {
 mem[wptr] = data;
  wptr++;
  if(wptr==N)
                                                             static circular shift<dType, N_REGS> regs;
    wptr=0;
  operator [](ac_int<ac::log2_ceil<N>::val,false> idx){| SHIFT:
  rptr = (wptr-1-idx);
                                                             regs << din:
 if(rptr<0)
    rptr = rptr+N;
  return mem[rptr];
                                                           WRITE:
                                                             for (int i = 0; i < N REGS; i++) {
                                                                   dout[i] = regs[i];
```

### Comparison - Latency



(L) Classic Shift Register (R) Circular Shift Register

# Comparison - Utilization

| Name        | 1   | BRAM_18K | DSP48E | FF     | LUT   | URAM |
|-------------|-----|----------|--------|--------|-------|------|
| +           | +   | +        | +-     |        | +     | +    |
| DSP         |     | - [      | -1     | - [    | (2)   | 32   |
| Expression  | 1   | - [      | -1     | 0      | 42    | -    |
| FIFO        | -   | - [      | -1     | - [    | -     | - 12 |
| Instance    | 1   | - [      | -1     |        | - ]   | -    |
| Memory      | 1   | 1        | -1     | 0      | 0     | 0    |
| Multiplexer | 1   | - [      | -1     | -1     | 119   | -    |
| Register    | 1   | - [      | -1     | 88     | -1    | 12   |
| +           | +   | +        | +-     |        |       |      |
| Total       | -   | 1        | 0      | 88     | 161   | 0    |
| +           | +   | +        |        |        | +     |      |
| Available   |     | 280      | 220    | 106400 | 53200 | 0    |
| Utilization | (%) | ~0       | 0      | ~0     | ~0    | 0    |
| Utilization | (%) | ~0       | 0      | ~0     | ~0    |      |

| Name                                   | BRAM_18K | DSP48E | FF     | LUT   | URAM     |
|----------------------------------------|----------|--------|--------|-------|----------|
| ************************************** | -+       |        |        | +     | +        |
| DSP                                    | -1       | -1     | -      | -     | <b>-</b> |
| Expression                             |          | -1     | 0      | 155   | -        |
| FIFO                                   | -1       | -      | -      | -1    | -        |
| Instance                               | -        | -1     | -      | -1    | -        |
| Memory                                 | 1        | -1     | 0      | al    | 0        |
| Multiplexer                            | 1 -1     | -1     | -      | 65    | -        |
| Register                               | -        | - [    | 114    | -1    | -        |
| Total                                  | 1        | 0      | 114    | 220   | 0        |
| Available                              | 280      | 220    | 106400 | 53200 | 0        |
| +<br> Utilization (%)                  | ~0       | 0      | ~0     | ~0    | 0        |

(L) Classic Shift Register (R) Circular Shift Register

### **Outline**

- 7.1. Memory-based Shift Register
- 7.2. Memory Organization
- 7.3. Widening the Word Width of Memories
- 7.4. Caching
- Achieving Multi-port memory performance on Single-port memory with coding technique

### 7.2 Memory Organization

- Automatic Interleave by Xilinx HLS Pragma
- Manual Interleave (Random Access)
- Manual Interleave (Sequential Access)

```
void interleave(
        ap int<8> x in[NUM WORDS],
        ap int<8> y[NUM WORDS / 3],
        bool load) {
 static ap int<8> x[NUM WORDS];
 int idx = 0:
 if (load)
     // Load all the value of x in into x
   for (int i = 0; i < NUM WORDS; i += 1)
#pragma HLS PIPELINE II=1
       x[i] = x in[i];
 else
     // Return the sum of 3 continuous elements in x:
     // y[0] = x[0] + x[1] + x[2];
     // y[1] = x[3] + x[4] + x[5];
     // y[2] = x[6] + x[7] + x[8];
   for (int i = 0; i < NUM WORDS; i += 3)
#pragma HLS PIPELINE II=1
       y[idx++] = x[i] + x[i + 1] + x[i + 2];
```

### Access Pattern of Top Function

```
if(load)
  for(int i=0;i<NUM_WORDS;i+=1)
    x[i] = x_in[i];
else
  for(int i=0;i<NUM_WORDS;i+=3)
    y[idx++] = x[i]+x[i+1]+x[i+2];</pre>
```



Pattern of Write Out

### **Automatic Interleave**

- ARRAY\_PARTITION
- Cyclic, Factor = 3

```
void interleave(
                ap int<8> x in[NUM WORDS],
                ap_int<8> y[NUM_WORDS / 3],
                bool load) {
#pragma HLS RESOURCE variable=x in core=RAM 1P BRAM
#pragma HLS RESOURCE variable=y core=RAM 1P BRAM
  static ap int<8> x[NUM WORDS];
#pragma HLS RESOURCE variable=x core=RAM 1P BRAM
#pragma HLS ARRAY PARTITION variable=x cyclic factor=3 dim=1
 int idx = 0;
 if (load)
LOAD:
    for (int i = 0; i < NUM WORDS; i += 1)
#pragma HLS PIPELINE II=1
        x[i] = x_in[i];
  else
WRITE:
    for (int i = 0; i < NUM WORDS; i += 3)
#pragma HLS PIPELINE II=1
       y[idx++] = x[i] + x[i + 1] + x[i + 2];
```

### Automatic Interleave (cont.)



### Manual Interleave (Random Access)

```
void interleave manual rnd(ap int<8> x in[NUM WORDS].
                           ap int<8> v[NUM WORDS / 3], bool load) {
#pragma HLS RESOURCE variable=x in core=RAM 1P BRAM
#pragma HLS RESOURCE variable=y core=RAM 1P BRAM
  static interleave_mem_rnd<ap_int<8>, NUM_WORDS> x;
  int idx = 0;
 if (load)
LOAD:
   for (int i = 0; i < NUM WORDS; i += 1)
#pragma HLS PIPELINE II=1
       x.write rnd(i, x in);
 else
WRITE:
   for (int i = 0; i < NUM WORDS; i += 3)
#pragma HLS PIPELINE II=1
     v[idx++] = x.read rnd(i, 0) + x.read rnd(i, 1) + x.read rnd(i, 2);
```

```
class interleave mem rnd {
 public:
 T \times 0[N / 3]:
  T x1[N / 3]:
  T \times 2[N / 3];
 public:
  interleave_mem_rnd() {
#pragma HLS RESOURCE variable=x0 core=RAM 1P BRAM
#pragma HLS RESOURCE variable=x1 core=RAM 1P BRAM
#pragma HLS RESOURCE variable=x2 core=RAM 1P BRAM
  void write rnd(ap uint<ADDRESS BITWIDTH> i, T x in[N]);
  T read_rnd(ap_uint<ADDRESS_BITWIDTH> i, int offset);
```

# Manual Interleave (Random Access) (cont.)

```
template <typename T, int N>
void interleave_mem_rnd<T, N>::write_rnd(ap_uint<ADDRESS_BITWIDTH> i,
                                 T x_in[N]) {
 T tmp = x_in[i];
 switch (i % 3) {
   case 0:
     x0[i / 3] = tmp;
     break;
   case 1:
     x1[i / 3] = tmp;
     break:
   case 2:
     x2[i / 3] = tmp;
     break:
```

```
template <typename T, int N>
T interleave mem_rnd<T, N>::read_rnd(ap_uint<ADDRESS_BITWIDTH> i,
                           int offset) {
       // Force function being merged into the FSM of WRITE
#pragma HLS INLINE
 T tmp = 0;
                             Or read rnd will be
  switch (offset) {
                             synthesized as an
   case 0:
                             individual module, which
     tmp = x0[i / 3];
                             will increase the interval.
     break;
    case 1:
     tmp = x1[i / 3];
     break:
    case 2:
     tmp = x2[i / 3];
     break;
  return tmp;
```

### Manual Interleave (Sequential Access)

```
void interleave manual seg(ap int<8> x in[NUM WORDS],
                           ap_int<8> y[NUM_WORDS / 3], bool load) {
#pragma HLS RESOURCE variable=x in core=RAM 1P BRAM
#pragma HLS RESOURCE variable=y core=RAM 1P BRAM
  static interleave_mem_seq<ap_int<8>, NUM_WORDS> x;
  int idx = 0:
  if (load)
LOAD:
    for (int i = 0; i < NUM WORDS; i += 1)
#pragma HLS PIPELINE II=1
        x.write seq(i, x in);
 else
WRITE:
    for (int i = 0; i < NUM WORDS / 3; i += 1)
#pragma HLS PIPELINE II=1
        // Some Modification Here
        // Follow the description in book but not code
        y[idx++] = x.read_seq(i, 0) + x.read_seq(i, 1) + x.read_seq(i, 2);
```

```
class interleave mem seq {
 public:
  T \times 0[N / 3];
  T \times 1[N / 3]:
  T \times 2[N / 3];
  ap_uint<ADDRESS_BITWIDTH> idx;
  ap_uint<2> sel;
 public:
  interleave mem seq() {
#pragma HLS RESOURCE variable = x0 core = RAM 1P BRAM
#pragma HLS RESOURCE variable = x1 core = RAM 1P BRAM
#pragma HLS RESOURCE variable = x2 core = RAM 1P BRAM
        idx = 0:
    sel = 0:
  void write seg(ap uint<ADDRESS BITWIDTH> i, T x in[N]);
  T read seg(ap uint<ADDRESS BITWIDTH> i, int offset);
```

### Manual Interleave (Sequential Access)

WRITE READ

```
template <typename T, int N>
void interleave_mem_seq<T, N>::write_seq(ap_uint<ADDRESS_BITWIDTH> i,
                                     T x in[N]) {
 int tmp = x_in[i];
 switch (sel++) {
                       Add (sel++) VS Modulo (i%3)
   case 0:
     x0[idx] = tmp;
                       No Operation VS Divide (i / 3)
     break;
   case 1:
     x1[idx] = tmp;
     break:
   case 2:
                       Add (idx++) VS Divide (i / 3)
     x2[idx++] = tmp;
     break:
 if (idx == N / 3) idx = 0;
 if (sel == 3) sel = 0;
```

```
template <typename T, int N>
T interleave_mem_seq<T, N>::read_seq(ap_uint<ADDRESS_BITWIDTH> i,
                                    int offset) {
  T tmp = 0;
                     No "HLS INLINE" here since it
  switch (offset) {
                     will be inlined automatically.
    case 0:
     tmp = x0[i];
     break;
    case 1:
                      No division here
     tmp = x1[i];
     break:
    case 2:
     tmp = x2[i]:
      break;
  return tmp;
```

### Comparison - Timing



Auto By Xilinx HLS Pragma



Manual (Random Access)



Manual (Sequential Access)

### Comparison - Latency

```
Latency:
 * Summary:
    Latency (cycles) | Latency (absolute) | Interval | Pipeline
     min
                                            min | max |
                         min
                  12 35.000 ns | 60.000 ns |
 + Detail:
                    Without any optimization,
     * Instance:
                    latency is between 12 ~ 14 cycles.
     N/A
     * Loop:
                                               Initiation Interval
                  Latency (cycles) | Iteration
                                                                     Trip
                                     Latency
                                               achieved
                                                           target
                                                                     Count | Pipelined
       Loop Name
                   min
                             max
      - LOAD
                                10
                                                                         9
                       10
                                                       1
                                                                              ves
                                 51
                                                                         31
      - WRITE
                                                                              yes
```

# Comparison - Utilization

|                            | BRAM | FF  | LUT |
|----------------------------|------|-----|-----|
| Auto                       | 3    | 211 | 329 |
| Manual (Random Access)     | 3    | 237 | 405 |
| Manual (Sequential Access) | 3    | 260 | 387 |

| * Memory: |                  |        |                   |   |   |   |   |    |                |              |
|-----------|------------------|--------|-------------------|---|---|---|---|----|----------------|--------------|
| Memory    | a secondario     |        | more and the same |   |   |   |   |    | Attack Manager | W*Bits*Banks |
| x_V_0_U   | interleave_x_V_0 | -+<br> | 1                 | 0 | 0 | 0 | 3 | 8  | 1              | 24           |
| x_V_1_U   | interleave_x_V_0 | 1      | 1                 | 0 | 0 | 0 | 3 | 8  | 1              | 24           |
| x_V_2_U   | interleave_x_V_0 | 1      | 1                 | 0 | 0 | 0 | 3 | 8  | 1              | 24           |
| Total     | - <del>+</del>   | 1      | 3                 | 0 | 0 | 0 | 9 | 24 | 3              | 72           |
| +         | .+               | -+     | +                 | + | + | + | + | +  | +              | +            |

### **Outline**

- 7.1. Memory-based Shift Register
- 7.2. Memory Organization
- 7.3. Widening the Word Width of Memories
- 7.4. Caching
- Achieving Multi-port memory performance on Single-port memory with coding technique

### 7.3 Widening the Word Width of Memories

- Xilinx HLS Pragma
- Manual (Sequential Access)

```
void interleave(
       ap int<8> x in[NUM WORDS],
       ap_int<8> y[NUM_WORDS / 3],
       bool load) {
 static ap int<8> x[NUM WORDS];
 int idx = 0;
 if (load)
     // Load all the value of x in into x
   for (int i = 0; i < NUM WORDS; i += 1)
#pragma HLS PIPELINE II=1
       x[i] = x in[i];
 else
     // Return the sum of 3 continuous elements in x;
     // y[0] = x[0] + x[1] + x[2];
     // y[1] = x[3] + x[4] + x[5];
     // y[2] = x[6] + x[7] + x[8];
   for (int i = 0; i < NUM WORDS; i += 3)
#pragma HLS PIPELINE II=1
       y[idx++] = x[i] + x[i+1] + x[i+2];
```

### Xilinx HLS Pragma

- ARRAY\_RESHAPE
- Cyclic, factor = 3
- For WRITE, II is 1.
- For LOAD, II is 3.



```
void word_width(ap_int<8> x_in[NUM_WORDS], ap_int<8> y[NUM_WORDS / 3],
                       bool load) {
#pragma HLS RESOURCE variable=x_in core=RAM_1P_BRAM
#pragma HLS RESOURCE variable=y core=RAM 1P BRAM
  static ap int<8> x[NUM WORDS];
#pragma HLS ARRAY RESHAPE variable=x cyclic factor=3 dim=1
#pragma HLS RESOURCE variable=x core=RAM_1P_BRAM
  int idx = 0:
  if (load)
LOAD:
        for (int i = 0; i < NUM_WORDS; i += 1)
#pragma HLS PIPELINE II=1
                x[i] = x_in[i];
  else
WRITE:
        for (int i = 0; i < NUM_WORDS / 3; i += 1)
#pragma HLS PIPELINE II=1
                y[idx++] = x[i*3+0] + x[i*3+1] + x[i*3+2];
```

### Xilinx HLS Pragma





(Without Reshape)

LOAD: II = 1 (Trip Count=9)

WRITE: II = 3

(With Auto Reshape)

LOAD: II = 3 (Trip Count=3)

WRITE: II = 1

### Xilinx HLS Pragma



(Without Reshape)

LOAD : II = 1 (Trip Count=9)

WRITE: II = 3



(With Auto Reshape)

LOAD: II = 3 (Trip Count=3)

WRITE: II = 1

# Manual (Sequential Access)

```
void word width manual(ap int<8> x in[NUM WORDS], ap int<8> y[NUM WORDS / 3],
                       bool load) {
#pragma HLS RESOURCE variable=x in core=RAM 1P BRAM
#pragma HLS RESOURCE variable=y core=RAM 1P BRAM
  static word width mem<8, NUM WORDS> x;
  int idx = 0;
  if (load)
LOAD:
   for (int i = 0; i < NUM_WORDS; i += 1)
#pragma HLS PIPELINE II=1
       x.write(i, x_in);
  else
WRITE:
   for (int i = 0; i < NUM WORDS / 3; i += 1){
#pragma HLS PIPELINE II=1
       y[idx++] = x.read(i, 0) + x.read(i, 1) + x.read(i, 2);
```

```
template<int W, int N>
class word width mem {
  private:
 ap uint<W*3> x[N/3];
  ap_uint<ADDRESS_BITWIDTH> idx;
  ap uint<2> sel rd;
  ap_uint<2> sel_wr;
  ap uint<W*3> write3;
 ap_uint<W*3> read3;
  public:
 word width mem():sel rd(0), sel wr(0){
#pragma HLS RESOURCE variable=x core=RAM_1P_BRAM
 void write(ap uint<ADDRESS BITWIDTH> i, ap int<W> x in[N]);
 ap_int<W> read(ap_uint<ADDRESS_BITWIDTH> i, const int offset);
#include "ww read mem.hpp"
#include "ww write mem.hpp"
#endif
```

## Manual (Sequential Access) - Write

```
template <int W, int N>
void word_width_mem<W, N>::write(ap_uint<ADDRESS_BITWIDTH> i,
                                 ap_int<W> x_in[N]) {
  write3(sel_wr * W + W - 1, sel_wr * W) = x_in[i](W-1, 0);
 sel wr++;
 if (sel wr == 3) {
   x[idx++] = write3;
   sel wr = 0;
 if (idx == N / 3) {
   idx = 0;
```

```
template <int W, int N>
ap_int<W> word_width_mem<W, N>::read(ap_uint<ADDRESS_BITWIDTH> i,
                                    const int offset) {
       // Force the call of function being merged
       // into the FSM of WRITE.
       // Critical Path will be too long,
       // but II = 1 is possible
#pragma HLS INLINE
       ap_int<W> tmp = 0;
 if (sel_rd++ == 0) // read once every 3 calls
   read3 = x[i];
 if (sel_rd == 3) sel_rd = 0;
 switch (offset) {
    case 0:
     tmp = read3(W - 1, 0);
      break:
    case 1:
     tmp = read3(W * 2 - 1, W);
     break:
    case 2:
     tmp = read3(W * 3 - 1, W * 2);
     break:
 return tmp;
```

## Comparison - Timing



Auto by Xilinx HLS Pragma



Manual - Inline



Manual - No Inline

## Comparison - Latency (Auto by Xilinx HLS Pragma)

```
* Summary:
  Latency (cycles) | Latency (absolute) | Interval | Pipeline
       7 12 35.000 ns | 60.000 ns | 7 12 none
+ Detail:
   * Instance:
   N/A
            | Latency (cycles) | Iteration | Initiation Interval | Trip |
                        max | Latency | achieved | target | Count | Pipelined
    Loop Name
    - WRITE
                   10 10
   - LOAD
```

### Comparison - Latency (Manual - inline)

```
* Summary:
  Latency (cycles) | Latency (absolute) |
                                           Interval | Pipeline
               14 84.408 ns | 0.148 us |
+ Detail:
   * Instance:
   N/A
   * Loop:
                 Latency (cycles) | Iteration | Initiation Interval
                                    Latency
                                               achieved | target | Count | Pipelined
     Loop Name
    - LOAD
                               11
                                                                               yes
    - WRITE
                                                                               ves
```

# Comparison - Latency (Manual - No Inline)



# Comparison - Utilization

|                    | BRAM | FF  | LUT  |
|--------------------|------|-----|------|
| Auto               | 1    | 211 | 381  |
| Manual - inline    | 1    | 583 | 1098 |
| Manual - no inline | 1    | 393 | 909  |



### **Outline**

- 7.1. Memory-based Shift Register
- 7.2. Memory Organization
- 7.3. Widening the Word Width of Memories
- 7.4. Caching
- Achieving Multi-port memory performance on Single-port memory with coding technique

# 7.4 Caching

- Windowing of "1D" data stream
  - shift register
- Windowing of "2D" data stream
  - Single-port RAM

## Windowing of "1D" data stream - Access Pattern



### Windowing of "1D" data stream - Problem



- Read three times per iteration
- Memory only has single port

Illustration 117: Failed Schedule for Moving Average with II=1

#### Windowing of "1D" data stream - Shift register



#### Windowing of "1D" data stream - Shift register (cont.)



#### Windowing of "1D" data stream - Boundary Conditions



#### Windowing of "1D" data stream - Boundary Conditions



#### Windowing of "1D" data stream - Clipping function



Illustration 119: Clipping Function for 1-D Sliding Window

#### Windowing of "1D" data stream - Poor Architecture

```
#include "window 1d.h"
int clip(int i) {
    int tmp = i;
    if (tmp < 0)
        tmp = 0:
    else if (tmp > NUM_WORDS - 1)
        tmp = NUM WORDS - 1;
    return tmp;
// can compute a new valud of "dout[i]" every clock cycle
// but the coding style limits the design performance due to a memory bottleneck
void avg(ap uint<8> din[NUM WORDS], ap uint<8> dout[NUM WORDS]) {
#pragma HLS RESOURCE variable=din core=RAM 1P BRAM
#pragma HLS RESOURCE variable=dout core=RAM 1P BRAM
                                                            Read1
                                                                                Read2
                                                                                                         Read3
    const ap ufixed<3, 1> coeffs[3] = \{0.25, 0.5, 0.25\}
    ap ufixed<13, 11> tmp;
COMP:
    for (int i = 0; i != NUM WORDS; i++) {
#pragma HLS PIPELINE II=1
        tmp = din[clip(i - 1)] * coeffs[0] + din[i] * coeffs[1] + din[clip(i + 1)] * coeffs[2];
        dout[i] = tmp.to int();
```

#### Windowing of "1D" data stream - Windowing

```
void clip window(shift class<ap uint<8>, 3> shift reg,
// take advantage of array access patterns in order to reduce
                                                                                    int i, ap uint<8> window[3]) {
                                                                         window[0] = (i == 1) ? shift reg[1] : shift reg[2];
// the memory access of "din" to once per clock cycle
                                                                         window[1] = shift reg[1];
void window avg(ap uint<8> din[NUM WORDS],
                                                                         window[2] = (i == NUM WORDS) ? shift_reg[1] : shift_reg[0];
                ap uint<8> dout[NUM WORDS]) {
    const ap ufixed<3, 1> coeffs[3] = {0.25, 0.5, 0.25};
    // shift registers with three taps, store previous values of "din"
                                                                                                       Boundary clipping
    shift class<ap uint<8>, 3> shift_reg; -
                                                                                 Ch6.1.6
    // apply the boundary conditions to the sliding shift register
    ap uint<8> window[3];
    ap ufixed<13, 11> mac;
    ap uint<8> din tmp;
                                                                       Additional read (read first element)
COMP:
    // NUM WORDS + 1 : "dout[0]" requires additional two reads from "din"
    for (int i = 0; i != NUM WORDS + 1; i++) {
#pragma HLS PIPELINE II=1
        if (i < NUM WORDS) //prevent overread of din
            din tmp = din[i];
        shift reg << din tmp;
        clip window(shift reg, i, window);
        mac = window[0] * coeffs[0] + window[1] * coeffs[1] + window[2] * coeffs[2];
        if (i >= 1) //startup
            dout[i - 1] = mac.to int();
                                                                      Read once in each iteration
                                                                Reuse data using shift registers
```

### Windowing of "1D" data stream - Result

Poor Arch

| Latency | (cycles) | Latency (absolute) |          | Interval (cycles) |     |      |
|---------|----------|--------------------|----------|-------------------|-----|------|
| min     | max      | min                | max      | min               | max | Туре |
| 772     | 772      | 3.860 us           | 3.860 us | 772               | 772 | none |

Windowing

Operations

Three reads from din per iteration

|      | Interval (cycles) |     | absolute) | Latency (a | Latency (cycles) |     |
|------|-------------------|-----|-----------|------------|------------------|-----|
| Туре | max               | min | max       | min        | max              | min |
| none | 262               | 262 | 1.310 us  | 1.310 us   | 262              | 262 |

Iteration 1

MR



II = 3

|| = 1

Illustration 116: Schedule for Moving Average with Poor Memory Architecture

-Clock Cycles-

Iteration 0

Illustration 117: Failed Schedule for Moving Average with II=1

# Windowing of "1D" data stream - Result

#### Comparators

#### Poor Arch

| Name            | BRAM_18K | DSP48E | FF     | LUT   | URAM  |
|-----------------|----------|--------|--------|-------|-------|
| DSP             |          |        | 85.0   | -     | 878   |
| Expression      | 1 12     | 320    | 0      | 111   | 323   |
| FIFO            |          |        | 87.0   | -     | 878   |
| Instance        | -        | 320    | 12     | - 12  | 323   |
| Memory          | -        | 1.5    | 323    | -     | 877   |
| Multiplexer     | 1 2      |        | 10-2   | 81    | 323   |
| Register        | -        | -      | 101    | -     | 857.5 |
| Total           | 0        | 0      | 101    | 192   | 0     |
| Available       | 280      | 220    | 106400 | 53200 | 0     |
| Utilization (%) | 0        | 0      | ~0     | ~0    | 0     |

#### Windowing

| Name            | BRAM_18K | DSP48E | FF     | LUT   | URAM |
|-----------------|----------|--------|--------|-------|------|
| DSP             | -        | 1.0    | 85.75  | 85    | -/   |
| Expression      | 1 2      |        | 0      | 128   | * 2  |
| FIFO            | 5        | 1.5    | 95-0   | 55    | 8.78 |
| Instance        | 1 2      | 320    | 325    | 12    | 323  |
| Memory          |          |        | 95     | 6     | 8.78 |
| Multiplexer     | -        |        | 32     | 57    | 323  |
| Register        | 0        | 15-2   | 226    | 64    | 878  |
| Total           | 0        | 0      | 226    | 249   | 0    |
| Available       | 280      | 220    | 106400 | 53200 | 0    |
| Utilization (%) | 0        | 0      | ~0     | ~0    | 0    |

- 1. Comparators
- 2. Pipeline registers
- 3. Shift registers

#### Windowing of "2D" data stream - Access Pattern



#### Windowing of "2D" data stream - Idea



#### Windowing of "2D" data stream - Idea















buffer0  $\begin{bmatrix} 2, 0 & 2, 1 & 2, 2 & 2, 3 \end{bmatrix}$ buffer1  $\begin{bmatrix} 1, 0 \\ => 3, 0 \end{bmatrix}$  1, 1 | 1, 2 | 1, 3

Circular Buffer!

Problem: Impractical to implement line buffer using shift registers

## Circular Buffer Implementation using RAM

 RAM with separate read/write ports require as much as 50% more area than a true singleport RAM

 The problem with using singleport RAM is that it cannot be read and written in the same clock cycle

- Can not pipeline read / write operations
- Using coding technique to resolve this issue



Illustration 115: Failed Schedule for Reading and Writing a Singleport RAM with II=1

# Singleport RAM - How it works?











#### Singleport RAM - Implementation

```
// N: numbers of array elements
                                               Widening width
// W: word width
template <int N, int W>
class singleport ram {
    // internal address
    int addr int;
    // internal am: width: W * 2, elements: N / 2 (assume N to be evenly divisable by two)
    ap uint<W * 2> ram[N / 2];
    // single bit counter that is used to control reading and writing of data
    ap uint<1> cnt;
    // internal caching: width: W * 2
    ap uint<W * 2> read data;
    ap uint<W * 2> write data;
   public:
    singleport ram (): addr int(0), cnt(0), read data(0), write data(0) {
#pragma HLS RESOURCE variable=ram core=RAM 1P BRAM
```

#### Singleport RAM - Implementation

```
ap uint<W> exec(ap uint<W> data in, int addr, bool write) {
                                                                       "cnt" decide which part to write
   ap uint<W> tmp;
   addr int = addr;
   // manipulate write cache
                                                                       "cnt" decide which part to read
   if (write) {
       if (cnt == 0) { // write to lower halves
           write data = (ap uint<W * 2>(write data.range(W * 2 - 1, W)) << W) | data in;
       else { // write to upper halves
           write data = (ap uint<W * 2>(data in) << W) | ap uint<W>(write data.range(W - 1, 0));
                                                                        ram operation in current iteration
   // control whether the internal array "ram" is read or written
      addr int >> 1 since number of elements is N / 2
   if (cnt == 0) { //read on even
       read data = ram[addr int >> 1];
                                                          // read half of read cache
                                                          if (cnt == 0) {
   else {
                                                              tmp = read data.range(W - 1, 0);
       if (write) {
           ram[addr int >> 1] = write data;
                                                          else {
                                                              tmp = read data.range(W * 2 - 1, W);
      read half of read cache
                                                          cnt++;
                                                          return tmp;
```

#### Windowing of "2D" data stream - Implementation



Illustration 121: Circular Buffer Window Implementation

#### Windowing of "2D" data stream - Boundary Conditions

din dout 0 0, 0 0, 1 0, 2 0, 3 X 0, 2 0, 0 0, 1 0, 1 1 0, 2 0, 0 2 1, 0 1, 1 1, 2 1, 0 1, 1 1, 2 coeffs 2, 0 2, 2 2, 3 2, 1 2, 2 2, 0 3, 0 3, 1 3, 2 3, 3 3, 0 3, 1 3, 2 3, 3

#### Windowing of "2D" data stream - Poor Architecture

```
#include "ap int.h"
#include "ap fixed.h"
#include "window 2d.h"
int clip(int i) {
    int tmp = i;
    if (tmp < 0)
        tmp = 0;
    else if (tmp > NUM ROW - 1)
        tmp = NUM ROW - 1;
    return tmp;
void avg(ap uint<8> din[NUM ROW][NUM COL], ap uint<8> dout[NUM ROW][NUM COL]) {
#pragma HLS RESOURCE variable=din core=RAM 1P BRAM
                                                                           Iterate row
#pragma HLS RESOURCE variable=dout core=RAM 1P BRAM
    const ap ufixed<3, 1> coeffs[3] = {0.25, 0.5, 0.25};
                                                                              Iterate column
    ap ufixed<13, 11> tmp;
ROW:
    for (int r = 0; r != NUM ROW; r++) {
    COL:
        for (int c = 0; c != NUM COL; c++) 4
#pragma HLS PIPELINE II=3
            tmp = din[clip(r - 1)][c] * coeffs[0] + din[r][c] * coeffs[1] + din[clip(r + 1)][c] * coeffs[2];
            dout[r][c] = tmp.to int();
                                            Read1
                                                                            Read2
                                                                                                           Read3
```

#### Windowing of "2D" data stream - Implementation

```
void window avg(ap uint<8> din[NUM ROW][NUM COL], ap uint<8> dout[NUM ROW][NUM COL]) {
#pragma HLS RESOURCE variable=din core=RAM 1P BRAM
#pragma HLS RESOURCE variable=dout core=RAM 1P BRAM
     const ap ufixed<3, 1> coeffs[3] = {0.25, 0.5, 0.25};
     ap fixed<13, 11> tmp;
                                                                    Additional iteration (read first row)
     ap uint<8> w[3];
     ap uint<8> din tmp;
ROW:
    // first two rows must be read (r = 0 and r == 1) before there is
    // enough data to start computing the output
    for (int r = 0; r != NUM ROW + 1; r++) {
                                                                         Buffer module
    COL:
         for (int c = 0; c != NUM COL; c++) {
#pragma HLS PIPELINE II=1
             if (r != NUM ROW)
                  din tmp = din[r][c];
                                                                           Clip module
             buffer(din tmp, c, w); ~
             clip window(r, w); 4
             tmp = w[0] * coeffs[0] + w[1] * coeffs[1] + w[2] * coeffs[2];
                                                                                                     Circular Buffer
                                                                                                                               Clipping
                                                                                                                                 r==1
             if (r != 0)
                                                                                                  Singleport RAM buffer0
                 dout[r - 1][c] = tmp.to uint();
                                                                                                                                          window[0]
                                                                                   din[r][c]
                                                                                                 Singleport RAM Line buffer1
                                                                                                                                          window[1]
                                                                                                                                r==480
                                                                                    Illustration 121: Circular Buffer Window Implementation
```

#### Windowing of "2D" data stream - Implementation

```
void buffer(ap uint<8> din, int c, ap uint<8> window[3]) {
    static singleport ram<720, 8> buffer0;
    static singleport ram<720, 8> buffer1;
    ap uint<8> t0, t1;
    // one bit counter that is used to select between the two line buffers
    static ap uint<1> sel = 1;
    // check current address or column position "c" and increments "sel" at the
    // start of a new row
    if (c == 0) //switch buffer write at start of line
    // The input data "din" is passed to both memories along with the address "C"
    // "sel" is only active for one memory at a time so only one of the memories is written.
    t1 = buffer1.exec(din, c, sel);
    t0 = buffer0.exec(din, c, !sel);
                                                                    One buffer is read-only
    window[0] = (sel == 1) ? t1 : t0;
    window[1] = (sel == 1) ? t0 : t1;
                                        When new line is acquired (c = 0), change the line buffer that is written
    window[2] = din;
                                                                              void clip window(int r, ap uint<8> window[3]) +
```

window[1] = w[1];window[2] = (r == 480) ? w[1] : w[2];

ap uint<8> w[3];

for (int i = 0; i < 3; i++) w[i] = window[i];

window[0] = (r == 1) ? w[1] : w[0];

# Windowing of "2D" data stream - Result

Poor Arch

| Latency | (cycles) | Latency ( | absolute) | Interval (cycles) |         |      |
|---------|----------|-----------|-----------|-------------------|---------|------|
| min     | max      | min       | max       | min               | max     | Туре |
| 1036807 | 1036807  | 5.184 ms  | 5.184 ms  | 1036807           | 1036807 | none |

II = 3

row: 480 col: 720

|           |            | nterval | Initiation I |                   | (cycles) | Latency |           |
|-----------|------------|---------|--------------|-------------------|----------|---------|-----------|
| Pipelined | Trip Count | target  | achieved     | Iteration Latency | max      | min     | Loop Name |
| yes       | 345600     | 1       | 3            | 9                 | 1036805  | 1036805 | - ROW_COL |

Windowing

| Latency (cycles) |        | Latency ( | Latency (absolute) |        | Interval (cycles) |      |   |
|------------------|--------|-----------|--------------------|--------|-------------------|------|---|
| min              | max    | min       | max                | min    | max               | Туре | = |
| 346333           | 346333 | 1.732 ms  | 1.732 ms           | 346333 | 346333            | none |   |

|           | Latency | (cycles) |                   | Initiation | nterval |            |           |
|-----------|---------|----------|-------------------|------------|---------|------------|-----------|
| Loop Name | min     | max      | Iteration Latency | achieved   | target  | Trip Count | Pipelined |
| - ROW_COL | 346331  | 346331   | 13                | 1          | 1       | 346320     | yes       |

### Windowing of "2D" data stream - Result

#### Poor Arch

| Name            | BRAM_18K | DSP48E | FF     | LUT   | URAM |
|-----------------|----------|--------|--------|-------|------|
| DSP             |          | 3      | 87.0   | -     | 878  |
| Expression      | 1 2      | 120    | 0      | 265   | 323  |
| FIFO            |          |        | 3.5    | 5     | 876  |
| Instance        | -        | -      | -      | - 12  | 323  |
| Memory          | 5        | -      | 95     | 9-    | 85-8 |
| Multiplexer     | -        | 120    | 12     | 117   | 323  |
| Register        | 0        | -      | 333    | 32    | 878  |
| Total           | 0        | 3      | 333    | 414   | 0    |
| Available       | 280      | 220    | 106400 | 53200 | 6    |
| Utilization (%) | 0        | 1      | ~0     | ~0    | 0    |

- 1. ap\_enable\_iterX
- 2. icmp
- 3. select

#### Windowing

| Name            | BRAM_18K | DSP48E | FF     | LUT   | URAM              |
|-----------------|----------|--------|--------|-------|-------------------|
| DSP             |          | 2      | 8.78   | -     | 2 <b>7</b> 33     |
| Expression      | 32       | 320    | 0      | 238   | 829               |
| FIFO            | 8        | 873    | 878    | -     | 2 <del>-</del> 21 |
| Instance        | 2        | 829    | 424    | 312   | 0                 |
| Memory          | 5        |        | 8.78   | -     | 87.3              |
| Multiplexer     | 32       | 320    | 320    | 75    | 823               |
| Register        | 0        |        | 689    | 256   | ( <del>-</del> 2) |
| Total           | 2        | 2      | 1113   | 881   | 0                 |
| Available       | 280      | 220    | 106400 | 53200 | 0                 |
| Utilization (%) | ~0       | ~0     | 1      | 1     | 0                 |

| icmp_ln13_reg_460     | 64 | 32 | 1  | 0 |
|-----------------------|----|----|----|---|
| icmp_ln52_reg_405     | 64 | 32 | 1  | 0 |
| icmp_ln54_reg_414     | 64 | 32 | 1  | 0 |
| icmp_ln61_1_reg_443   | 64 | 32 | 1  | 0 |
| select_ln52_1_reg_470 | 64 | 32 | 1  | 0 |
| select_ln52_2_reg_476 | 64 | 32 | 1  | 0 |
| select_ln52_3_reg_449 | 64 | 32 | 9  | 0 |
| select_ln52_reg_421   | 64 | 32 | 10 | 0 |

#### Problem we met

singleport's exec function is synthesized as a seperate module

c-sim success, co-sim failed

```
WARNING: [SCHED 204-68] The II Violation in module 'window_avg' (Loop: ROW_COL):
      Unable to enforce a carried dependence constraint (II = 1, distance = 1, offset = 0)
   between 'store' operation ('buffer1_cnt_V_write_ln34',...) of variable 'newret2',
                                                              ... on static variable 'buffer1_cnt_V'
       and 'load' operation ('buffer1_cnt_V_load', ...) on static variable 'buffer1_cnt_V'.
del_v_witte_mon(witte)
sel V loc 0 i(phi mux)
buffer1_cnt_V_load(read)
 buffer1_read_data_V_s(read)
buffer1_write_data_V_1(read)
exec(function)
xor ln761(^)
buffer0_cnt_V_load(read)
buffer0_read_data_V_s(read)
buffer0_write_data_V_1(read)
exec(function)
buffer1_cnt_V_write_ln34(write)
```

#### Problem we met - Solution

#### Problem we met - Solution

```
din_tmp_V(read)
din_tmp_V_2_load(read)
din_tmp_V_3(select)
din_tmp_V_2_write_ln61(writ
buffer_r(function)
add_ln52(+)
mul_ln281(*)
select_ln52_4(select)
p Val2 s(select)
p_Val2_3(select)
add_ln281_1(+)
ret V(+)
p_Val2_6(+)
dout_V_addr_write_In62(write
           if (r != NUM ROW)
               din_tmp = din[r][c];
           buffer(din_tmp, c, w);
           clip_window(r, w);
           tmp = w[0] * coeffs[0] + w[1] * coeffs[1] + w[2] * coeffs[2];
           if (r != 0)
               dout[r - 1][c] = tmp.to_uint();
```

#### **Outline**

- 7.1. Memory-based Shift Register
- 7.2. Memory Organization
- 7.3. Widening the Word Width of Memories
- 7.4. Caching
- Achieving Multi-port memory performance on Single-port memory with coding technique

# Achieving Multi-Port Memory Performance on Single-Port Memory with Coding Techniques

Hardik Jain
Department of ECE
The University of Texas at Austin
Austin, United States
hardikbjain@utexas.edu

Matthew Edwards

GenXComm Inc.

Austin, United States

matthewedwards@genxcomminc.com

Ethan Elenberg

ASAPP Inc.

New York, United States eelenberg@asapp.com

Ankit Singh Rawat

Google

New York<sup>1</sup>, United States
ankitsrwt@gmail.com

Sriram Vishwanath

Department of ECE

University of Texas at Austin

Austin, United States

sriram@utexas.edu

## **Quick Start**

- We only have single port (read / write each) for each bank
- If we want to read data in the same bank, say a[1] and a[2]
  - First, we should have a parity bank
  - Second, need preprocessing beforehand(xor computation)
- How?
  - Access a[1] directly from bank-1
  - Access a[2] by bank-2 and bank-3, computing by xor operation



Need to design carefully, and it is usually complicated

### Code Scheme I

#### Best Case:

- Can achieve up to 10 parallel accesses to a particular coded region in one access cycle.
- {a(1), b(1), c(1), d(1), a(2), b(2), c(2), d(2), c(3), d(3)}

#### Worst Case:

- The worst case number of reads per cycle is equal to the number of data banks.
- No same row index
- {a(1), a(2), b(8), b(9), c(10), c(11), d(14), d(15)}



 $\{a(1), b(1), c(1), d(1), a(2), b(2), c(2), d(2), c(3), d(3)\}$ 



 $\{a(1), b(1), c(1), d(1), a(2), b(2), c(2), d(2), c(3), d(3)\}$ 



 $\{a(1), b(1), c(1), d(1), a(2), b(2), c(2), d(2), c(3), d(3)\}$ 



 $\{a(1), b(1), c(1), d(1), a(2), b(2), c(2), d(2), c(3), d(3)\}$ 



 $\{a(1), b(1), c(1), d(1), a(2), b(2), c(2), d(2), c(3), d(3)\}$ 



 $\{a(1), b(1), c(1), d(1), a(2), b(2), c(2), d(2), c(3), d(3)\}$ 



 $\{a(1), b(1), c(1), d(1), a(2), b(2), c(2), d(2), c(3), d(3)\}$ 



## Code Scheme II

#### Best Case:

- Can support up to 9 read requests in a single memory clock cycle.
- E.g. {a(1), b(1), c(1), d(1), a(2), b(2),
   c(2), d(2), a(3), b(3), c(3)}

#### Worst Case:

 5 simultaneous accesses in a single memory clock cycle in the worst case.



## Code Scheme III

#### Best Case:

 Best case number of reads per cycle will be equal to the number of data and parity banks.

#### Worst Case:

 The number of reads per cycle is equal to the number of data banks.



# Memory Controller

#### Core arbiter:

- Receives up to one request from each core which it stores in an internal queue.
- Push these requests to the appropriate bank queue.
- If destination bank queue is **full**, then **stalls the core**.

#### Bank queues:

- Each data bank has a corresponding read queue and write queue.
- The core arbiter sends memory requests to the bank queues until the queues are full.

#### Access scheduler:

 Every memory cycle, the access scheduler(called pattern builder) chooses to serve read requests or write requests, algorithmically determining which requests in the bank queues it will schedule.

## Read Pattern Builder



Flowchart

# Summary

- Implement Mentor HLS Chapter 7 (Memory Architectures) through Xilinx HLS
- Explore Xilinx HLS pragma for memory optimization
  - ARRAY\_PARTITION (interleave)
  - ARRAY\_RESHAPE (word widthening)
  - PIPELINE
  - o INLINE
  - RESOURCE
- Explore application dataflow and design memory-friendly access pattern
- How to achieve multi-port ram performance through single-port ram
- Source code
  - https://github.com/kaiiiz/hls-bluebook-memory-architectures